

### PIC16F785/HV785 Memory Programming Specification

# This document includes the programming specifications for the following devices:

- PIC16F785
- PIC16HV785
- PIC16F785-ICD

## 1.0 PROGRAMMING THE PIC16F785/HV785

The PIC16F785/HV785 is programmed using a serial method. The Serial mode will allow the device to be programmed while in the user's system. This allows for increased design flexibility.

This programming specification applies to the PIC16F785/HV785 devices in all packages.

#### 1.1 Hardware Requirements

The PIC16F785 requires one power supply for VDD (5.0V) and one for VPP (12V).

The PIC16HV785 requires one power supply for VDD (4.5V) and one for VPP (12V). VDD is lower for the PIC16HV785 to avoid possible contention between the shunt regulator and an unrestricted supply current.

#### 1.2 Program/Verify Mode

The Program/Verify mode for the PIC16F785/HV785 allows programming of user program memory, data memory, user ID locations and the Configuration Word register.

FIGURE 1-1: 20-PIN PDIP, SOIC AND SSOP DIAGRAMS FOR PIC16F785/HV785



FIGURE 1-2: 20-PIN QFN DIAGRAM FOR PIC16F785/HV785



FIGURE 1-3: ICD PINOUT



TABLE 1-1: PIN DESCRIPTIONS IN PROGRAM/VERIFY MODE: PIC16F785/HV785

| Pin Name | During Programming  |                  |                                           |  |  |  |
|----------|---------------------|------------------|-------------------------------------------|--|--|--|
|          | Function            | Pin Type         | Pin Description                           |  |  |  |
| RA0      | ICSPDAT             | I/O              | Data Input/Output – Schmitt Trigger input |  |  |  |
| RA1      | ICSPCLK             | I                | Clock Input – Schmitt Trigger input       |  |  |  |
| RA3/MCLR | Program/Verify mode | P <sup>(1)</sup> | Program Mode Select                       |  |  |  |
| VDD      | VDD                 | Р                | Power Supply                              |  |  |  |
| Vss      | Vss                 | Р                | Ground                                    |  |  |  |

**Legend:** I = Input, I/O = Input/Output, P = Power

Note 1: In the PIC16F785/HV785, the programming high voltage is internally generated. To activate the Program/
Verify mode, high voltage needs to be applied to MCLR input. Since the MCLR is used for a level source,
MCLR does not draw significant current.

#### 2.0 MEMORY DESCRIPTION

#### 2.1 Program Memory Map

The user memory space extends from 0x0000 to 0x1FFF, with addresses 0x0000-0x07FF implemented. In Program/Verify mode, the program memory space extends from 0x0000 to 0x3FFF, with the first half (0x0000-0x1FFF) being user program memory and the second half (0x2000-0x3FFF) being configuration memory. The PC will increment from 0x0000-0x1FFF and wrap to 0x0000. If the PC starts at 0x2000 it will increment to 0x3FFF and wrap around to 0x2000 (not to 0x0000). Once in configuration memory, the highest bit of the PC stays a '1', thus always pointing to the configuration memory. The only way to point to user program memory is to reset the part and re-enter Program/Verify mode as described in Section 3.0 "Program/Verify Mode".

In the configuration memory space, 0x2000-0x203F are physically implemented. However, only locations 0x2000-0x2003 and 0x2007-0x2009 are available. The other locations are reserved.

#### 2.2 User ID Locations

A user may store identification information (user ID) in four designated locations. The user ID locations are mapped in [0x2000-0x2003]. It is recommended that the user use only the seven Least Significant bits (LSb) of each user ID location. The user ID locations read out normally, even after code protection is enabled. It is recommended that user ID locations are written as '11 1111 1bbb bbbb' where 'bbb bbbb' is user ID information.

The 14 bits may be programmed, but only the 7 LSbs are displayed by MPLAB® IDE. The 1111's are "don't care" bits and are not read by MPLAB® IDE.

#### 2.3 Calibration Words

The 8 MHz Internal Oscillator (INTOSC), the Power-on Reset (POR), the Brown-out Detect (BOD) modules and band gap voltage reference are factory calibrated. These values are stored in Calibration Words at addresses 0x2008 and 0x2009.

The Calibration Words do not participate in erase operations. Therefore, the device can be erased without affecting the Calibration Words. See **Section 3.1.5.12** "Row Erase Program Memory" for more information on the various erase sequences.

**Note:** Writes and erases with the PC set to 0x2008 or 0x2009 should be avoided.



#### 3.0 PROGRAM/VERIFY MODE

Two methods are available to enter Program/Verify mode. The 'VPP-first' method is entered by holding ICSPDAT and ICSPCLK low while raising MCLR pin from VIL to VIHH (high voltage), then applying VDD and data. This method can be used for any Configuration Word selection and **must** be used if the INTOSC and internal  $\overline{\text{MCLR}}$  options are selected (FOSC<2:0> = 100 or 101 and MCLRE = 0). The VPP-first entry prevents the device from executing code prior to entering Program/Verify mode. See the timing diagram in Figure 3-1. To prevent the device from executing code while exiting Program/Verify mode, the 'VPP-last' must also be used if the INTOSC and internal  $\overline{\text{MCLR}}$  options are selected. See the timing diagram in Figure 3-3.

The second entry method, 'VDD-first', is entered by applying VDD, holding ICSPDAT and ICSPCLK low, then raising MCLR pin from VIL to VIHH (high voltage), followed by data. This method can be used for any Configuration Word selection **except** when INTOSC and internal MCLR options are selected (FOSC<2:0> = 100 or 101 and MCLRE = 0). This technique is useful when programming the device when VDD is already applied, for it is not necessary to disconnect VDD to enter or exit Program/Verify mode. See the timing diagram in Figure 3-2.

Once in this mode, the program memory, data memory, and configuration memory can be accessed and programmed in serial fashion. ICSPDAT and ICSPCLK are Schmitt Trigger inputs in this mode.

The sequence that enters the device into the Programming/Verify mode momentarily places all other logic into the Reset state (the  $\overline{\text{MCLR}}$  pin was initially at VIL). Therefore, all I/O's are in the Reset state (high-impedance inputs) and the Program Counter (PC) is cleared.

To prevent a device configured with INTOSC and internal MCLR from executing after exiting Program/ Verify mode, VDD needs to power-down before VPP. See Figure 3-3 for the timing.

FIGURE 3-1: VPP-FIRST PROGRAM/ VERIFY MODE ENTRY



FIGURE 3-2: VDD-FIRST PROGRAM/ VERIFY MODE ENTRY



FIGURE 3-3: VPP-LAST PROGRAM/ VERIFY MODE EXIT



#### 3.1 Program/Erase Algorithms

The PIC16F785/HV785 program memory may be written in two ways. The fastest method writes four words at a time. However, one-word writes are also supported for backward compatibility with previous 8-pin and 14-pin Flash devices. The four-word algorithm is used to program the program memory and the user ID locations only. The one-word algorithm can write any available memory location (i.e., program memory, configuration memory and data memory).

After writing the array, the PC may be reset and the entire array read back to verify the write. It is not possible to verify immediately following the write because the PC can only increment, not decrement.

A device Reset will clear the PC and set the address to 'o'. The Increment Address command will increment the PC. The Load Configuration command will set the PC to 0x2000. The available commands are shown in Table 3-1.

#### 3.1.1 FOUR-WORD PROGRAMMING

Only the program memory can be written using this algorithm. Data and configuration memory (>0x2003) must use the one-word programming algorithm (Section 3.1.2 "One-Word Programming").

This algorithm writes four sequential addresses in program memory. The four addresses must point to a four-word block with addresses modulo 4 of 0, 1, 2 and 3. For example, programming address 4 through 7 can be programmed together. Programming addresses 2 through 5 will create an unexpected result.

The sequence for programming four words of program memory at a time is as follows:

- Load a word at the current program memory address using Load Data For Program Memory command.
- 2. Issue an Increment Address command.
- Load a word at the current program memory address using Load Data For Program Memory command.
- 4. Repeat Steps 2 and 3, two more times.
- Issue a Begin Programming command, either internally or externally timed.
- 6. Wait TPROG1 (internally timed) or TPROG2 (externally timed).
- Issue an End Programming command if externally timed.
- 8. Issue an Increment Address command.
- Repeat steps 1 through 8 as required to write program memory.

See Figure 3-17 for more information.

#### 3.1.2 ONE-WORD PROGRAMMING

The program memory may also be written one-word at a time to allow compatibility with other 8-pin and 14-pin Flash PICmicro<sup>®</sup> devices. Configuration memory (>0x2003) and data memory must be written one-word (or byte) at a time with the exception of the user ID locations.

Note: The four write latches must be reset after programming the user ID (0x2000-0x2003) or Configuration Word (0x2007). See Section 3.1.3 "Resetting Write Latches".

The sequence for programming one-word of program memory at a time is as follows:

- Load a word at the current program memory address using Load Data For Program Memory command.
- 2. Issue a Begin Programming command either internally or externally timed.
- 3. Wait TPROG1 (internally timed) or TPROG2 (externally timed).
- Issue an End Programming command if externally timed.
- 5. Issue an Increment Address command.
- 6. Repeat this sequence as required to write program, data or configuration memory.

See Figure 3-16 for more information.

#### 3.1.3 RESETTING WRITE LATCHES

The user ID (0x2000-0x2003) and Configuration Word (0x2007) are mapped into the configuration memory but do not physically reside in it. As a result, the write latches are not reset when programming these locations and must be reset by the programmer. This can be done in two ways, either loading all four latches with '1's or by exiting Program/Verify mode.

The sequence for manually resetting the write latches is as follows:

- Load a word using Load Data For Program Memory command with a data word of all '1's.
- 2. Issue an Increment Address command.
- 3. Repeat this sequence three times to all four write latches to 1's (Reset state).

#### 3.1.4 ERASE ALGORITHMS

The PIC16F785/HV785 will erase different memory locations depending on the Program Counter (PC),  $\overline{CP}$  and  $\overline{CPD}$  values, and which erase command is executed. The following sequences can be used to erase noted memory locations. In each sequence, the data memory will be erased if the  $\overline{CPD}$  bit in the Configuration Word is programmed (clear).

To erase the program memory and Configuration Word (0x2007), the following sequence must be performed.

Note: The Calibration Words (0x2008-0x2009) and user ID (0x2000-0x2003) will not be erased.

- Do a Bulk Erase Program Memory command.
- 2. Wait TERA to complete erase.

To erase the user ID (0x2000-0x2003), Configuration Word (0x2007) and program memory use the following sequence. Note that the Calibration Words (0x2008-0x2009) will not be erased.

- Perform a Load Configuration command with dummy data to point the Program Counter (PC) to 0x2000.
- Perform a Bulk Erase Program Memory command.
- 3. Wait TERA to complete erase.

Note: See Table 3-2.

### 3.1.5 SERIAL PROGRAM/VERIFY OPERATION

The ICSPCLK pin is used as a clock input and the ICSPDAT pin is used for entering command bits and data input/output during serial operation. To input a command, ICSPCLK is cycled six times. Each command bit is latched on the falling edge of the clock with the LSb of the command being input first. The data input onto the ICSPDAT pin is required to have a minimum setup and hold time (see Table 6-1), with respect to the falling edge of the clock. Commands that have data associated with them (read and load) are specified to have a minimum delay of 1  $\mu s$  between the command and the data. After this delay, the clock pin is cycled 16 times with the first cycle being a Start bit and the last cycle being a Stop bit.

During a read operation, the LSb will be transmitted onto ICSPDAT pin on the rising edge of the second cycle. For a load operation, the LSb will be latched on the falling edge of the second cycle. A minimum 1  $\mu$ s delay is also specified between consecutive commands, except for the End Programming command, which requires a 100  $\mu$ s TDIs.

All commands and data words are transmitted LSb first. Data is transmitted on the rising edge and latched on the falling edge of the ICSPCLK. To allow for decoding of commands and reversal of data pin configuration, a time separation of at least 1  $\mu s$  is required between a command and a data word.

The commands that are available are described in Table 3-1.

TABLE 3-1: COMMAND MAPPING FOR PIC16F785/HV785

| Command                                                     |   | Mapping (MSb LSb) |   |   |   | Data |                          |
|-------------------------------------------------------------|---|-------------------|---|---|---|------|--------------------------|
| Load Configuration                                          | х | х                 | 0 | 0 | 0 | 0    | 0, ones data (14), 0     |
| Load Data for Program Memory                                | х | х                 | 0 | 0 | 1 | 0    | 0, data (14), 0          |
| Load Data for Data Memory                                   | х | х                 | 0 | 0 | 1 | 1    | 0, data (8), zero (6), 0 |
| Read Data from Program Memory                               | х | х                 | 0 | 1 | 0 | 0    | 0, data (14), 0          |
| Read Data from Data Memory                                  | х | х                 | 0 | 1 | 0 | 1    | 0, data (8), zero (6), 0 |
| Increment Address                                           | х | х                 | 0 | 1 | 1 | 0    |                          |
| Begin Programming (internally timed)                        | х | 0                 | 1 | 0 | 0 | 0    |                          |
| Begin Programming (externally timed) <sup>(1)</sup>         | x | 1                 | 1 | 0 | 0 | 0    |                          |
| End Programming                                             | х | 0                 | 1 | 0 | 1 | 0    |                          |
| Bulk Erase Program Memory (internally timed) <sup>(2)</sup> | х | х                 | 1 | 0 | 0 | 1    |                          |
| Bulk Erase Data Memory (internally timed) <sup>(2)</sup>    | х | х                 | 1 | 0 | 1 | 1    |                          |
| Row Erase Program Memory (internally timed) <sup>(2)</sup>  | х | 1                 | 0 | 0 | 0 | 1    |                          |

**Note 1:** Externally timed Data EE programming is a program-only command. No erase cycle is performed.

2: VDD must be at least 4.0V for this command.

#### 3.1.5.1 Load Configuration

The Load Configuration command is used to access the Configuration Word (0x2007) and the user ID (0x2000-0x2003). This command sets the Program Counter (PC) to address 0x2000. The data field must be loaded with all ones.

After receiving this command, the Configuration Word is accessed by performing an Increment Address command 7 times to point the PC to the Configuration Word. Data can be loaded using the Load Data For Program Memory command then be programmed using a Begin Programming command, either internally or externally timed.

After the 6-bit command is input, ICSPCLK pin is cycled an additional 16 times for the Start bit, 14 bits of data and a Stop bit. See Figure 3-4.

After the configuration memory is entered, the only way to get back to the program  $\underline{\text{memory}}$  is to exit the Program/Verify mode by taking  $\underline{\text{MCLR}}$  low (VIL).

#### FIGURE 3-4: LOAD CONFIGURATION COMMAND



#### 3.1.5.2 Load Data For Program Memory

After receiving this command, the device will load in a 14-bit 'data word' when 16 cycles are applied, as described previously. A timing diagram for the Load Data For Program Memory command is shown in Figure 3-5.

#### FIGURE 3-5: LOAD DATA FOR PROGRAM MEMORY COMMAND



#### 3.1.5.3 Load Data For Data Memory

After receiving this command, the device will load in a 14-bit 'data word' when 16 cycles are applied. However, the data memory is only 8 bits wide and thus, only the first 8 bits of data after the Start bit will be programmed into the data memory. It is still necessary to cycle the clock the full 16 cycles in order to allow the internal circuitry to reset properly. The data memory contains 256 bytes.

FIGURE 3-6: LOAD DATA FOR DATA MEMORY COMMAND



#### 3.1.5.4 Read Data From Program Memory

After receiving this command, the device will transmit data bits out of the program memory (user or configuration) currently accessed, starting with the second rising edge of the clock input. The data pin will go into Output mode on the second rising clock edge, and it will revert to Input mode (high-impedance) after the 16th rising edge.

If the program memory is code-protected ( $\overline{CP} = 0$ ), the data is read as '0's.

FIGURE 3-7: READ DATA FROM PROGRAM MEMORY COMMAND



#### 3.1.5.5 Read Data From Data Memory

After receiving this command, the device will transmit data bits out of the data memory starting with the second rising edge of the clock input. The ICSPDAT pin will go into Output mode on the second rising edge, and it will revert to Input mode (high-impedance) after the 16th rising edge. As previously stated, the data memory is 8 bits wide, and therefore, only the first 8 bits that are output are actual data. If the data memory is codeprotected, the data is read as all '0's. A timing diagram of this command is shown in Figure 3-8.

FIGURE 3-8: READ DATA FROM DATA MEMORY COMMAND



#### 3.1.5.6 Increment Address

The PC is incremented when this command is received. A timing diagram of this command is shown in Figure 3-9.

It is not possible to decrement the address counter. To reset this counter, the user should exit and re-enter Program/Verify mode.

FIGURE 3-9: INCREMENT ADDRESS COMMAND (PROGRAM/VERIFY)



#### 3.1.5.7 Begin Programming (Internally Timed)

A Load command must be given before every Begin Programming command. Programming of the appropriate memory (user program memory, configuration memory or data memory) will begin after this command is received and decoded. An internal timing mechanism executes a write. The user must allow for program cycle time for programming to complete. No End Programming command is required.

The addressed location is not erased before programming.

**FIGURE 3-10: BEGIN PROGRAMMING COMMAND (INTERNALLY TIMED)** 



#### 3.1.5.8 Begin Programming (Externally Timed)

A Load command must be given before every Begin Programming command. Programming of the appropriate memory (program memory, configuration or data memory) will begin after this command is received and decoded. Programming requires (TPROG2) time and is terminated using an End Programming command.

The addressed location is not erased before programming.

**FIGURE 3-11: BEGIN PROGRAMMING (EXTERNALLY TIMED)** 



#### 3.1.5.9 End Programming

The End Programming command is executed when terminating external timing or programming. The End Programming command requires a 100  $\mu s$  TDIS.

FIGURE 3-12: END PROGRAMMING (SERIAL PROGRAM/VERIFY)



#### 3.1.5.10 Bulk Erase Program Memory

After this command is performed, the entire program memory and Configuration Word (0x2007) are erased. Data memory will also be erased if the CPD bit in the Configuration Word is programmed (clear). See Section 3.1.4 "Erase Algorithms" for erase sequences.

Note: All bulk erase operations must take place between 4.5V and 5.5V VDD for PIC16F785, 2.0V to 5.5V VDD for PIC16F785-ICD and 4.5V to 4.9V for PIC16HV785.

FIGURE 3-13: BULK ERASE PROGRAM MEMORY COMMAND



TABLE 3-2: BULK ERASE RESULTS

|                                               | Programming                      | Configuration Memory Space |         |                  |  |  |  |
|-----------------------------------------------|----------------------------------|----------------------------|---------|------------------|--|--|--|
| PC =                                          | Memory Space<br>(Program Memory) | Configuration<br>Word      | User ID | Calibration Word |  |  |  |
| Configuration Word or<br>Program Memory Space | E                                | E                          | U       | U                |  |  |  |
| First User ID Location                        | Е                                | Е                          | Е       | U                |  |  |  |
| Either Calibration Word                       | E                                | E                          | E       | E                |  |  |  |

**Legend:** E = Erased, U = Unchanged.

#### 3.1.5.11 Bulk Erase Data Memory

To perform an erase of the data memory, the following sequence must be performed.

- 1. Perform a Bulk Erase Data Memory command.
- 2. Wait TERA to complete bulk erase.

Data memory won't erase if code-protected ( $\overline{CPD} = 0$ ). If  $\overline{CPD} = 0$ , a bulk erase program memory must be used.

Note: All bulk erase operations must take place between 4.5V and 5.5V VDD for PIC16F785, 2.0V to 5.5V VDD for PIC16F785-ICD and 4.5V to 4.9V for PIC16HV785.

FIGURE 3-14: BULK ERASE DATA MEMORY COMMAND



#### 3.1.5.12 Row Erase Program Memory

This command erases the 16-word row of program memory pointed to by PC < 11:4>. If the program memory array is protected  $(\overline{CP} = 0)$  or the PC points to configuration memory (>0x2000), the command is ignored.

To perform a Row Erase Program Memory, the following sequence must be performed.

- 1. Execute a Row Erase Program Memory command.
- 2. Wait TERA to complete a row erase.

Note: All row erase operations must take place between 4.5V and 5.5V VDD for PIC16F785, 2.0V to 5.5V VDD for PIC16F785-ICD and 4.5V to 4.9V for PIC16HV785.

#### FIGURE 3-15: ROW ERASE PROGRAM MEMORY COMMAND









Start **Program Cycle** Load Data For **Data Memory** Program Cycle Begin Begin Programming Programming Read Data From Command Command **Program Memory** (internally timed) (externally timed) Command Wait TPROG1 Report (Data Memory) Wait TPROG2 Νo Programming 5-6 ms **Data Correct?** Failure Yes End Programming Increment No All Locations Address Done? Command Wait TDIS Yes Done

PROGRAM FLOWCHART - PIC16F785/HV785 DATA MEMORY **FIGURE 3-19:** 

#### **FIGURE 3-20:** PROGRAM FLOWCHART - ERASE FLASH DEVICE



#### 4.0 CONFIGURATION WORD

The PIC16F785/HV785 has several Configuration bits. These bits can be programmed (reads '0') or left unchanged (reads '1') to select various device configurations.

#### REGISTER 4-1: CONFIG: CONFIGURATION WORD (ADDRESS: 2007h)

| _        | - FCMEN <sup>(</sup> | 5) IESO                    | BOREN1 <sup>(1)</sup>          | BORENO <sup>(1)</sup>       | CPD <sup>(2,3)</sup> | CP <sup>(2)</sup>         | MCLRE <sup>(4)</sup> | PWRTE         | WDTE <sup>(5)</sup>    | FOSC2              | FOSC1               | FOSC0      |
|----------|----------------------|----------------------------|--------------------------------|-----------------------------|----------------------|---------------------------|----------------------|---------------|------------------------|--------------------|---------------------|------------|
| bit 13   |                      |                            |                                |                             |                      |                           |                      |               |                        |                    |                     | bit 0      |
|          |                      |                            |                                |                             |                      |                           |                      |               |                        |                    |                     |            |
| bit 13-1 | 2 Unimplem           | ented: Re                  | ead as '1'                     |                             |                      |                           |                      |               |                        |                    |                     |            |
| bit 11   |                      |                            | lock Monito                    |                             |                      |                           |                      |               |                        |                    |                     |            |
|          |                      |                            | lock Monitor<br>lock Monitor   |                             |                      |                           |                      |               |                        |                    |                     |            |
| bit 10   |                      |                            | nal Switchov                   |                             | 4                    |                           |                      |               |                        |                    |                     |            |
| DIL 10   |                      |                            | ernal Switch                   |                             | is enable            | ed                        |                      |               |                        |                    |                     |            |
|          | 0 = <b>In</b>        | ternal Ext                 | ernal Switch                   | over mode                   | is disable           | ed                        |                      |               |                        |                    |                     |            |
| bit 9-8  | BOREN<1              | <b>0&gt;:</b> Brow         | n-out Reset                    | Selection I                 | oits <sup>(1)</sup>  |                           |                      |               |                        |                    |                     |            |
|          |                      | BOR enab                   |                                |                             |                      |                           |                      |               |                        |                    |                     |            |
|          |                      |                            | oled during of<br>rolled by SB |                             |                      |                           | еер                  |               |                        |                    |                     |            |
|          |                      | BOR disal                  | •                              | 0.12.10.1                   |                      | ,                         |                      |               |                        |                    |                     |            |
| bit 7    | CPD: Data            | Code Pro                   | tection bit <sup>(2</sup>      | ,3)                         |                      |                           |                      |               |                        |                    |                     |            |
|          |                      |                            | ry code prof                   |                             |                      |                           |                      |               |                        |                    |                     |            |
| h:: 0    |                      |                            | ry code prof                   | tection is ei               | nabled               |                           |                      |               |                        |                    |                     |            |
| bit 6    | <b>CP:</b> Code 1    |                            | emory code                     | protection                  | is disable           | d                         |                      |               |                        |                    |                     |            |
|          |                      | •                          | emory code                     | •                           |                      |                           |                      |               |                        |                    |                     |            |
| bit 5    | MCLRE: R             | A3/MCLR                    | pin function                   | n select bit <sup>(</sup>   | 4)                   |                           |                      |               |                        |                    |                     |            |
|          |                      |                            | pin function                   |                             |                      | <del>_</del>              |                      |               |                        |                    |                     |            |
|          |                      |                            | pin function                   | Ū                           | nput, MCL            | .R inter                  | nally tied to        | VDD           |                        |                    |                     |            |
| bit 4    |                      | ower-up<br>NRT disa        | Γimer Enable<br>bled           | e bit                       |                      |                           |                      |               |                        |                    |                     |            |
|          |                      | NRT enal                   |                                |                             |                      |                           |                      |               |                        |                    |                     |            |
| bit 3    | WDTE: Wa             | tchdog Ti                  | mer Enable                     | bit <sup>(5)</sup>          |                      |                           |                      |               |                        |                    |                     |            |
|          |                      | DT enabl                   |                                |                             | 0.4/5                |                           |                      |               |                        |                    |                     |            |
| L'11 O O |                      |                            | ed and can                     |                             | by SWD               | I EN DI                   | t (WDTCOI            | N <u>)</u>    |                        |                    |                     |            |
| bit 2-0  |                      |                            | tor Selectior<br>CLKOUT fι     |                             | RA4/AN3/             | T1G/O                     | SC2/CLKO             | UT pin. R     | C on RA5               | /T1CKI/O           | SC1/CLK             | IN         |
|          |                      |                            | or: I/O funct                  |                             |                      |                           |                      |               |                        |                    |                     |            |
|          |                      |                            | ator: CLKOL                    |                             | on RA4/A             | N3/T10                    | G/OSC2/CL            | KOUT pir      | , I/O funct            | ion on             |                     |            |
|          |                      |                            | SC1/CLKIN scillator: I/O       |                             | RA4/AN:              | 3/T1G/0                   | OSC2/CLK             | OUT pin.      | I/O functio            | n on               |                     |            |
|          |                      |                            | SC1/CLKIN                      |                             |                      | -,                        |                      | · · · · · · · |                        |                    |                     |            |
|          |                      |                            | on on RA4/                     |                             |                      |                           |                      |               |                        |                    | KU0004//            | OLIZINI(5) |
|          | 010 = HS             | oscillator:<br>oscillator: | High-speed<br>Crystal/reso     | i crystai/res<br>mator on R | A4/AN3/1             | 1 KA4/ <i>F</i><br>[1G/OS | SC2/CLKOL            | SCZ/CLKI      | 501 and 1<br>45/T1CKI/ | NA5/11U<br>NSC1/CI | KIN(5)              | JLKIIN(4)  |
|          | 000 = LP             | oscillator:                | Low-power                      | crystal on I                | RA4/AN3/             | T1G/O                     | SC2/CLKO             | UT and R      | A5/T1CKI               | /OSC1/C            | LKIN <sup>(5)</sup> |            |
|          | Note 1:              | •                          | Brown-out                      |                             |                      |                           | •                    |               |                        |                    |                     |            |
|          | 2:                   | -                          | memory bu                      |                             |                      |                           |                      | •             |                        | c .                |                     |            |
|          | 3:<br>4:             |                            | re data EEP<br>CLR is asse     |                             |                      |                           | •                    |               |                        |                    | 1.                  |            |
|          | 5:                   |                            | S, XT, or LP                   |                             |                      |                           |                      |               |                        |                    |                     | after      |
|          |                      | which it                   | will be disab                  | led until the               | e oscillato          | or is res                 | tored.               |               |                        |                    |                     |            |

W = Writable bit

'1' = Bit is set

DS41237C-page 20

**Legend:** R = Readable

-n = Value at POR

x = Bit is unknown

U = Unimplemented bit, read as '0'

'0' = Bit is cleared

#### 4.1 Device ID Word

The device ID word for the PIC16F785/HV785 is located at 2006h. This location cannot be erased.

TABLE 4-1: DEVICE ID VALUES

| Device     | Device ID Values |        |  |  |  |  |
|------------|------------------|--------|--|--|--|--|
| Device     | Dev              | Rev    |  |  |  |  |
| PIC16HV785 | 01 0010 001      | x xxxx |  |  |  |  |
| PIC16F785  | 01 0010 000      | x xxxx |  |  |  |  |

#### 5.0 CODE PROTECTION

For the PIC16F785/HV785, once the  $\overline{\text{CP}}$  bit is programmed to '0', all program memory locations read all '0's. The user ID locations and the Configuration Word read out in an unprotected fashion. Further programming is disabled for the entire program memory.

Data memory is protected with its own code-protect bit ( $\overline{\text{CPD}}$ ). When enabled, the data memory can still be programmed and read using the EECON1 register.

The user ID locations and the Configuration Word can be programmed regardless of the state of the  $\overline{\text{CP}}$  and  $\overline{\text{CPD}}$  bits.

#### 5.1 Disabling Code Protection

It is recommended to use the procedure in Figure 3-20 to disable code protection of the device. This sequence will erase the program memory, data memory, Configuration Word (0x2007) and user ID locations (0x2000-0x2003). The Calibration Words (0x2008-0x2009) **will not** be erased.

Note: To ensure system security, if CPD bit = 0,
Bulk Erase Program Memory command
will also erase data memory.

# 5.2 Embedding Configuration Word and User ID Information in the Hex File

To allow portability of code, the programmer is required to read the Configuration Word and user ID locations from the hex file when loading the hex file. If Configuration Word information was not present in the hex file, a simple warning message may be issued. Similarly, while saving a hex file, Configuration Word and user ID information must be included. An option to not include this information may be provided.

Specifically for the PIC16F785/HV785, the data memory should also be embedded in the hex file (see Section 5.3.2 "Embedding Data Memory Contents in Hex File").

Microchip Technology Incorporated feels strongly that this feature is important for the benefit of the end customer.

#### 5.3 Checksum Computation

#### 5.3.1 CHECKSUM

Checksum is calculated by reading the contents of the PIC16F785/HV785 memory locations and adding up the opcodes up to the maximum user addressable location (e.g., 0x7FF for the PIC16F785/HV785). Any Carry bits exceeding 16 bits are neglected. Finally, the Configuration Word (appropriately masked) is added to the checksum. Checksum computation for the PIC16F785/HV785 devices is shown in Table 5-1.

The checksum is calculated by summing the following:

- · The contents of all program memory locations
- The Configuration Word, appropriately masked
- Masked user ID locations (when applicable)

The 16 LSbs of this sum is the checksum.

The following table describes how to calculate the checksum for each device. Note that the checksum calculation differs depending on the code-protect setting. Since the program memory locations read out 'o's when code-protected, the table describes how to manipulate the actual program memory values to simulate values that would be read from a protected device. When calculating a checksum by reading a device, the entire program memory can simply be read and summed. The Configuration Word and user ID locations can always be read regardless of code-protect setting.

| Note: | Some older devices have an additional value added in the checksum. This is to |
|-------|-------------------------------------------------------------------------------|
|       | maintain compatibility with older device                                      |
|       | programmer checksums.                                                         |

#### TABLE 5-1: CHECKSUM COMPUTATIONS

| Device           | Code-Protect | Checksum*                       | Blank<br>Value      | 0x25E6 at 0<br>and Max.<br>Address |
|------------------|--------------|---------------------------------|---------------------|------------------------------------|
| PIC16F785/HV785  | OFF          | SUM[0x0000:0x7FF] + CFGW & 0FFF | 07FF                | D3CD                               |
| FIC 10F765/HV765 | ALL          | CFGW & 0x0FFF + SUM_ID          | 173E <sup>(1)</sup> | E30C <sup>(1)</sup>                |

**Legend:** CFGW = Configuration Word. Example calculations assume Configuration Word is erased (all 1's). SUM[a:b] = [Sum of locations a to b inclusive]

SUM\_ID = User ID locations masked by 0xF then made into a 16-bit value with ID0 as the Most Significant nibble.

For example, ID0 = 0x1, ID1 = 0x2, ID3 = 0x3, ID4 = 0x4, then  $SUM_ID = 0x1234$ .

The 4 LSbs of the unprotected checksum is used for the example calculations.

- \* = Checksum [Sum of all the individual expressions] MODULO [0xFFFF]
- + = Addition
- & = Bitwise AND

Note 1: Checksum shown assumes that both the data and program memory are code-protected and that SUM\_ID contains the unprotected checksum.

### 5.3.2 EMBEDDING DATA MEMORY CONTENTS IN HEX FILE

The programmer should be able to read data memory information from a hex file and conversely (as an option), write data memory contents to a hex file along with program memory information and Configuration Word (0x2007) and user ID (0x2000-0x2003) information.

The 256 data memory locations are logically mapped starting at address 0x2100. The format for data memory storage is one data byte per address location, LSb aligned.

#### 6.0 PROGRAM/VERIFY MODE ELECTRICAL CHARACTERISTICS

TABLE 6-1: AC/DC CHARACTERISTICS TIMING REQUIREMENTS FOR PROGRAM/VERIFY MODE

| AC/DC   | CHARACTERISTICS                                                                                     | Standard Operating Conditions (unless otherwise stated) Operating Temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ Operating Voltage $4.5\text{V} \le \text{VDD} \le 5.5\text{V}$ |             |                                  |             |                                          |  |  |  |
|---------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------|-------------|------------------------------------------|--|--|--|
| Sym.    | Characteristics                                                                                     | Min.                                                                                                                                                                                                     | Тур.        | Max.                             | Units       | Conditions/Comments                      |  |  |  |
| General |                                                                                                     |                                                                                                                                                                                                          |             |                                  |             |                                          |  |  |  |
|         | VDD level for read/write operations, program and data memory                                        | 2.0<br>2.0                                                                                                                                                                                               |             | 5.5<br>4.9                       | V<br>V      | PIC16F785/PIC16F785-ICD<br>PS200         |  |  |  |
| VDD     | VDD level for bulk erase operations, program and data memory                                        | 2.0<br>4.5<br>4.5                                                                                                                                                                                        | _<br>_<br>_ | 5.5<br>5.5<br>4.9 <sup>(1)</sup> | V<br>V<br>V | PIC16F785-ICD<br>PIC16F785<br>PIC16HV785 |  |  |  |
| VIHH    | High voltage on MCLR for Program/Verify mode entry                                                  | 10                                                                                                                                                                                                       | -           | 12                               | V           |                                          |  |  |  |
| TVHHR   | MCLR rise time (Vss to Vhh) for Program/Verify mode entry                                           | _                                                                                                                                                                                                        |             | 1.0                              | μs          |                                          |  |  |  |
| TPPDP   | Hold time after VPP changes                                                                         | 5                                                                                                                                                                                                        |             | _                                | μs          |                                          |  |  |  |
| VIH1    | (ICSPCLK, ICSPDAT) input high level                                                                 | 0.8 VDD                                                                                                                                                                                                  | _           | _                                | V           |                                          |  |  |  |
| VIL1    | (ICSPCLK, ICSPDAT) input low level                                                                  | 0.2 VDD                                                                                                                                                                                                  |             | _                                | V           |                                          |  |  |  |
| Тѕет0   | ICSPCLK, ICSPDAT setup time before MCLR ↑ (Program/Verify mode selection pattern setup time)        | 100                                                                                                                                                                                                      |             | _                                | ns          |                                          |  |  |  |
| THLD0   | Hold time after VDD changes                                                                         | 5                                                                                                                                                                                                        | _           | _                                | μs          |                                          |  |  |  |
|         | Se                                                                                                  | erial Progra                                                                                                                                                                                             | am/Verify   | ,                                |             |                                          |  |  |  |
| TSET1   | Data in setup time before clock ↓                                                                   | 100                                                                                                                                                                                                      | _           | _                                | ns          |                                          |  |  |  |
| THLD1   | Data in hold time after clock ↓                                                                     | 100                                                                                                                                                                                                      | _           | _                                | ns          |                                          |  |  |  |
| TDLY1   | Data input not driven to next clock input (delay required between command/data or command/ command) | 1.0                                                                                                                                                                                                      | _           | _                                | μs          |                                          |  |  |  |
| TDLY2   | Delay between clock ↓ to clock ↑ of next command or data                                            | 1.0                                                                                                                                                                                                      | _           | _                                | μs          |                                          |  |  |  |
| TDLY3   | Clock ↑ to data out valid (during a Read Data command)                                              |                                                                                                                                                                                                          | _           | 80                               | ns          |                                          |  |  |  |
| TERA    | Erase cycle time                                                                                    | _                                                                                                                                                                                                        | 5           | 6                                | ms          |                                          |  |  |  |
| TPROG1  | Programming cycle time (internally timed)                                                           | 2<br>5                                                                                                                                                                                                   | _           | 2.5<br>6                         | ms          | Program memory<br>Data memory            |  |  |  |
| Tprog2  | Programming cycle time (externally timed)                                                           | 2                                                                                                                                                                                                        | _           | 2.5                              | ms          | 10°C ≤ TA ≤ +40°C<br>Program memory      |  |  |  |
| TDIS    | Time delay from program to compare (HV discharge time)                                              | 100                                                                                                                                                                                                      | _           | _                                | μs          |                                          |  |  |  |

**Note 1:** Exceeding the maximum voltage may cause the shunt regulator to draw excessive current and damage the device.

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WAR-RANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Migratable Memory, MXDEV, MXLAB, PICMASTER, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Linear Active Thermistor, MPASM, MPLIB, MPLINK, MPSIM, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel, Total Endurance and WiperLock are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2005, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

QUALITY MANAGEMENT SYSTEM

CERTIFIED BY DNV

ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona and Mountain View, California in October 2003. The Company's quality system processes and procedures are for its PICmicro® 8-bit MCUs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### WORLDWIDE SALES AND SERVICE

#### **AMERICAS**

**Corporate Office** 

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Fax: 480-792-7277 Technical Support:

http://support.microchip.com

Web Address: www.microchip.com

Atlanta

Alpharetta, GA Tel: 770-640-0034 Fax: 770-640-0307

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

San Jose

Mountain View, CA Tel: 650-215-1444 Fax: 650-961-0286

**Toronto** 

Mississauga, Ontario,

Canada

Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8676-6200 Fax: 86-28-8676-6599

China - Fuzhou

Tel: 86-591-8750-3506 Fax: 86-591-8750-3521

China - Hong Kong SAR

Tel: 852-2401-1200 Fax: 852-2401-3431

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Shunde

Tel: 86-757-2839-5507 Fax: 86-757-2839-5571

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7250 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-2229-0061 Fax: 91-80-2229-0062

India - New Delhi

Tel: 91-11-5160-8631 Fax: 91-11-5160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Yokohama

Tel: 81-45-471-6166 Fax: 81-45-471-6122

Korea - Gumi

Tel: 82-54-473-4301 Fax: 82-54-473-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Penang

Tel: 60-4-646-8870 Fax: 60-4-646-5086

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-572-9526 Fax: 886-3-572-6459

**Taiwan - Kaohsiung** Tel: 886-7-536-4818

Fax: 886-7-536-4803

Taiwan - Taipei

Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok

Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-399 Fax: 43-7242-2244-393 Denmark - Copenhagen

Tel: 45-4450-2828

Fax: 45-4485-2829

**France - Paris** Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

Germany - Munich

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** 

Tel: 44-118-921-5869 Fax: 44-118-921-5820

10/31/05